Coleman J. N., Softley C. I., Kadlec Jiří, Matoušek R., Tichý Milan, Pohl Zdeněk, Heřmánek Antonín, Benschop N. F.:
The European Logarithmic Microprocessor
, IEEE Transactions on Computers vol.57, 4 (2008), p. 532-546 (2008)
Download
Heřmánek Antonín, Kuneš Michal, Kvasnička M.:
Comuputation of Long Time Cross Ambiguity function using reconfigurable HW
, Proceedings of the 6th IEEE International Symposium on Signal Processing and Information Technology, p. 1-5, IEEE International Symposium on Signal Processing and Information Technology. ISSPIT'06 /6./,
(Vancouver, CA, 27.08.2006-30.08.2006) (2006)
Heřmánek Antonín, Kuneš Michal, Kvasnička M.:
Using Reconfigurable HW for High Dimensional CAF Computation
, Proceeding 2006 International Conference on Field Programmable Logic and Applications, p. 641-644
, Eds: Koch A., Leong P., Boemo E., International Conference on Field Programmable Logic and Applications. 2006,
(Madrid, ES, 28.08.2006-30.08.2006) (2006)
Heřmánek Antonín, Schier Jan:
FPGA implementation of Finite Interval CMA
, Proceedings of the first annual IEEE BENELUX/DSP Valley Signal Processing Symposium. SPS-DARTS 2005, p. 97-100, IEEE,
(Antverpy 2005)
, SPS-DARTS 2005 Signal Processing Symposium /1./,
(Antverpy, BE, 19.04.2005-20.04.2005) (2005)
Daněk Martin, Heřmánek Antonín, Honzík Petr, Kadlec Jiří, Matoušek Rudolf, Pohl Zdeněk:
GIN - notetaker for blind people: An example of using dynamic reconfiguration of FPGAs
, ACACES 2005. Advanced Computer Architecture and Compilation for Embedded Systems, p. 15-18
, Eds: Bosschere K., HiPEAC Network of Excellence,
(Ghent 2005)
, ACACES 2005.,
(L'Aquila, IT, 26.07.2005) (2005)
Mazanec Tomáš, Heřmánek Antonín, Matoušek Rudolf:
Model of the transmission system of the reconnaissance system Orpheus
, Technical Computing Prague 2005 : 13th Annual Conference Proceedings, p. 1-4
, Eds: Moler C., Procházka A., Walden B., MATLAB 05. Technical Computing 2005 /13./,
(Praha, CZ, 15.11.2005) (2005)
Heřmánek Antonín, Schier Jan, Šůcha P., Hanzálek Z.:
Optimization of finite interval CMA implementation for FPGA
, Proceedings of the IEEE Workshop on Signal Processing Systems. SiPS 2005, p. 1-6, IEEE,
(Athens 2005)
, SiPS 2005. IEEE Workshop on Signal Processing Systems,
(Athens, GR, 02.11.2005-04.11.2005) (2005)
Heřmánek Antonín, Regalia P.:
Comparison of two recursive constant modulus algorithms
, Proceedings of the 4th Electronic Circuits and Systems Conference, p. 159-162
, Eds: Butaš J., Stopjaková V., Slovak University of Technology,
(Bratislava 2003)
, International Conference on Electronic Circuits and Systems. /4./,
(Bratislava, SK, 11.09.2003-12.09.2003) (2003)
Heřmánek Antonín, Pohl Zdeněk, Kadlec Jiří:
FPGA implementation of the adaptive lattice filter
, Field-Programmable Logic and Applications. Proceedings of the 13th International Conference, p. 1095-1098
, Eds: Cheung P. Y. K., Constantinides G. A., de Sousa J. D., Springer,
(Berlin 2003)
Lecture Notes in Computer Science.
vol.2778
, Field Programmable Logic and Applications /13./,
(Lisabon, PT, 01.09.2003-03.09.2003) (2003)
Albu F., Kadlec Jiří, Heřmánek Antonín, Fagan A., Coleman N.:
Analysis of the LNS implementation of the fast affline projection algorithms
, Proceedings of the Irish Signals and Systems Conference 2002. ISSC 2002, p. 251-255
, Eds: Marnane W., Lightbody G., Pesch D., Institute of Technology,
(Cork 2002)
, Irish Signals and Systems Conference 2002,
(Cork, IE, 25.06.2002-26.06.2002) (2002)
Matoušek Rudolf, Líčko Miroslav, Heřmánek Antonín, Softley C.:
Floating-Point-Like Arithmetic for FPGA
, POSTER 2002, p. 2, FEL ČVUT,
(Praha 2002)
, International Student Conference on Electrical Engineering /6./,
(Praha, CZ, 23.05.2002) (2002)
Matoušek R., Pohl Z., Kadlec Jiří, Tichý Milan, Heřmánek Antonín:
Logarithmic arithmetic core based RLS LATTICE implementation
, Design, Automation and Test in Europe DATE 02, p. 271
, Eds: Sciuto D., Kloos C. D., IEEE,
(Los Alamitos 2002)
, Design, Automation and Test in Europe DATE 02,
(Paris, FR, 04.03.2002-08.03.2002) (2002)
Kadlec Jiří, Tichý Milan, Heřmánek Antonín, Pohl Z., Líčko M.:
Matlab Toolbox for high-level bit-exact emulation of HandelC VHDL FPGA designs
, Design, Automation and Test in Europe DATE˙02, p. 264
, Eds: Sciuto D., Kloos C. D., IEEE,
(Los Alamitos 2002)
, Design, Automation and Test in Europe DATE˙02,
(Paris, FR, 04.03.2002-08.03.2002) (2002)
Líčko Miroslav, Tichý Milan, Heřmánek Antonín, Matoušek Rudolf, Pohl Zdeněk:
Prototyping of DSP algorithms on FPGA
, POSTER 2002, p. 2, FEL ČVUT,
(Praha 2002)
, International Student Conference on Electrical Engineering /6./,
(Praha, CZ, 23.05.2002) (2002)